2009-03-26 02:32:01 -04:00
|
|
|
/*
|
|
|
|
|
* Copyright (c) 2009 Corey Tabaka
|
2024-05-09 19:54:54 -07:00
|
|
|
* Copyright (c) 2024 Travis Geiselbrecht
|
2009-03-26 02:32:01 -04:00
|
|
|
*
|
2019-07-05 17:22:23 -07:00
|
|
|
* Use of this source code is governed by a MIT-style
|
|
|
|
|
* license that can be found in the LICENSE file or at
|
|
|
|
|
* https://opensource.org/licenses/MIT
|
2009-03-26 02:32:01 -04:00
|
|
|
*/
|
2015-10-11 12:01:11 -07:00
|
|
|
#include <arch/ops.h>
|
|
|
|
|
|
|
|
|
|
/* nothing to do to sync I & D cache on x86 */
|
2019-06-19 20:54:28 -07:00
|
|
|
void arch_sync_cache_range(addr_t start, size_t len) {
|
2015-10-11 12:01:11 -07:00
|
|
|
}
|
2024-05-09 19:54:54 -07:00
|
|
|
|
|
|
|
|
/* for the moment, no cache flushes here either */
|
|
|
|
|
void arch_clean_cache_range(addr_t start, size_t len) {
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
void arch_clean_invalidate_cache_range(addr_t start, size_t len) {
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
void arch_invalidate_cache_range(addr_t start, size_t len) {
|
|
|
|
|
}
|